#### CHAPTER 6 =========

## MICROCOMPUTER BOARD A6A2 \_\_\_\_\_

# CONTENTS

# Para.

| Para.                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Page                                                                                            |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|
| 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9.<br>10.<br>11.<br>12.<br>13.<br>15.<br>16.<br>17.<br>18.<br>19.<br>20.<br>21.<br>22.<br>23.<br>24.<br>25.<br>26.<br>27.<br>28.<br>30.<br>31.<br>33.<br>35.<br>36.<br>39.<br>39. | INTRODUCTION<br>CENTRAL PROCESSING UNIT<br>Arithmetic and Logic Unit<br>Accumulator<br>Instruction Register<br>Scratchpad<br>Status Register<br>Sign (S)<br>Carry (C)<br>Zero (Z)<br>Overflow (O)<br>Interrupt (ICB Bit)<br>Interrupt Control<br>Control Logic<br>Power-On Reset<br>Input/Output Ports<br>Clock Circuits<br>STATIC MEMORY INTERFACE<br>Address Bus AO-AL5<br>Data Bus DBO-DB7<br>Memory Control<br>Program Counter<br>Stack Register<br>Data Counters<br>Control Logic<br>Programmable Timer<br>Interrupt Control<br>Timing<br>POWER UP/DOWN RESET<br>RAM Enable CE1 and CE2<br>Battery Back-up Circuit<br>MEMORY ADDRESS DECODING<br>INPUT/OUTPUT INTERFACE<br>ROMC Decoder<br>I/O Read Operation<br>BITE<br>ROM DEVICES<br>ROM Replacement Instructions | Page<br>6-1<br>6-1<br>6-1<br>6-1<br>6-1<br>6-2<br>6-2<br>6-2<br>6-2<br>6-2<br>6-2<br>6-2<br>6-2 |
|                                                                                                                                                                                                                                   | COMPONENTS LIST                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                 |

# TABLES

| Table 1: | ROMC States                          | 6-3  |
|----------|--------------------------------------|------|
| Table 2: | 2-Line to 4-Line Decoder Truth Table | 6-10 |
| Table 3: | Memory Address Decoding              | 6-11 |
| Table 4: | CR1 and CR2 states                   | 6-13 |

RA 1792

Chapter 6 Contents (i)

# Fig.No.

- Block Diagram: 3850 CPU and 3853 SMI Circuit: Microcomputer Board Layout: Microcomputer Board 6.1
- 6.2
- 6.3

Chapter 6 Contents (ii)

# CHAPTER 6

# MICROCOMPUTER BOARD A6A2

#### INTRODUCTION

1. The microcomputer board contains the CPU, the static memory interface (SMI) device, the ROM and RAM devices with associated address decoders, input/output (I/O) expansion circuitry and a power up/down reset circuit. A block diagram of the CPU and SMI is given in Fig. 6.1 and circuit and layout diagrams of the board are given in figs. 6.2 and 6.3, at the end of the chapter.

#### CENTRAL PROCESSING UNIT (CPU)

2. The 3850 is the Central Processing Unit for the F8 system. It is an 8-bit arithmetic device with over 70 instructions and contains a 64-byte scratchpad RAM, an instruction register, an accumulator, two parallel I/O ports, interrupt control, a status (W) register, a clock generator, a power-on reset circuit and control logic. Unlike most other 8-bit microprocessors, the 3850 does not provide an address bus and requires the use of an additional device from the F8 range to interface with external memory. In this application, a 3853 Static Memory Interface (SMI) device is used and fig. 6(1) shows the two devices in block diagram form, together with interconnections.

#### Arithmetic and Logic Unit (ALU)

3. The 8-bit parallel ALU performs the required arithmetic or logic operations. These include binary add, decimal adjust, add with carry, decrement and increment, together with logical operations AND, OR, Exclusive OR and 1s complement. The ALU also produces four output signals to represent the status of a result. These signals, stored in the status register, are described in para.7.

#### Accumulator

4. The accumulator is a general purpose 8-bit register used for data manipulations within the CPU, and is used by the ALU to hold the result of a completed operation.

#### Instruction Register

5. The instruction register stores the instruction operation (OP) code during the instruction execution sequence. The OP code is loaded into the instruction register from the data bus at the end of the execution sequence for the previous instruction.

#### Scratchpad

6. The scratchpad consists of 64 8-bit RAM registers (00 to 3F hexadecimal) which are used as general purpose working memory locations. The associated 6-bit address register is used to address any of the 64 scratchpad registers.

RA 1792 FD132 Status Register

- 7. The status register (also known as the W register) holds five bits of status information, as follows.
- 8. <u>Sign(S)</u>. Bit 0 is the sign bit; when the result of an ALU operation is interpreted as a signed binary number, the most significant bit (bit 7) represents the sign of the number. At the conclusion of an instruction that may modify bit 7 of the accumulator, the sign bit is set to the complement of accumulator bit 7.
- 9. <u>Carry (C)</u>. The carry bit is set to a '1' when the sum of two bytes is greater than 255.
- 10. <u>Zero (Z)</u>. Bit 2 is set to a '1' when an arithmetic or logical operation produces a zero result.
- 11. Overflow (0). When the result of an ALU operation is interpreted as a signed binary number, bit 7 of the result is used to represent the sign of the number (para.8). Bit 6 then becomes the most significant bit of the signed binary number, and the overflow bit is thus used to indicate a carry from bit 6.
- 12. Interrupt (ICB bit). The interrupt control bit (bit 4 of the status register) is set to '0' when the CPU acknowledges the receipt of an interrupt request (i.e. a '0' at the /INT REQ input from either the static memory interface U4 or from a peripheral input/output device on the SCORE interface board). The /ICB output signal from the CPU (U2 pin 22) is set to a '1', and this is applied to the /PRI IN input of U4 (via R16) and to the /PRI IN input of the peripheral input/output device on the SCOPE interface board, to inhibit further interrupts. The ICB bit is subsequently set to a '1' by the system software, and this resets the /ICB output to a '0' so that further interrupt requests can be serviced by the CPU.

# Interrupt Control

- 13. The interrupt facility allows devices external to the CPU (in this application the 3853 static memory interface device U4 and the 3861 peripheral input/output device on the SCORE interface board) to suspend execution of the main program and cause the CPU to execute a different program stored at a predetermined set of locations in memory. An interrupt sequence is initiated by the application of a 'O' to the /INT REQ input of the CPU (U2 pin 23). Provided that /ICB output is at logic 'O', the CPU acknowledges the interrupt request at the end of the next interruptable instruction, by forcing the /ICB output to logic '1', and by initiating a set of instructions which causes program execution to jump to an address supplied by the interrupting device. In the case of the 3861 peripheral input/output device on the SCORE interface card, this interrupt vector address is mask programmed whereas the interrupt vector address held by the 3853 static memory interface device is programmable.
- 14. So that the interrupted main program may be resumed at the end of the interrupting program, the address of the next main program instruction at the time the interrupt is serviced (the continuation address) is held in the stack register of the 3853 static memory interface device U4

RA 1792

(para. 19), whilst the CPU accumulator and status register contents are deposited in the scratchpad RAM (under software control).

# Control Logic

15. The five ROMC lines (ROMCO to ROMC4) are used to convey commands from the CPU to the other devices in the system. At the beginning of each cycle, the CPU decodes the instruction and a command is presented on these lines to indicate the operation to be performed during the current cycle by the rest of the system. The 32 possible states of the five ROMC lines, and the corresponding commands (as far as the MA 1075 is concerned) are listed in Table 1.

|--|

| ROMC LINES |     |                                                                                                                                                                                                                                                                      |
|------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 43210      | HEX | FUNCTION                                                                                                                                                                                                                                                             |
| 00000      | 00  | Fetch instruction. The operation code in memory at the<br>address contained in the program counter (SMI) is placed on<br>the data bus. The program counter is then incremented.                                                                                      |
| 00001      | 01  | The content of the memory location at the address contained<br>in the program counter is placed on the data bus. The 8-bit<br>value on the data bus is added, as a signed binary number,<br>to the contents of the program counter. Used for branch<br>instructions. |
| 00010      | 02  | The content of the memory location at the address contained<br>in data counter DC (SMI) is placed on the data bus. DC is<br>then incremented.                                                                                                                        |
| 00011      | 03  | Fetch operand immediate. The operand in the memory location<br>at the address contained in the program counter is placed on<br>the data bus. The program counter is then incremented.                                                                                |
| 00100      | 04  | Copy the contents of the stack register into the program counter.                                                                                                                                                                                                    |
| 00101      | 05  | Store the data bus content in the memory location whose address is contained in data counter DC, then increment DC.                                                                                                                                                  |
| 00110      | 06  | The high order byte contained in data counter DC is placed on the data bus.                                                                                                                                                                                          |

| ROMC LINES |     |                                                                                                                                                                                                                                                                                                |
|------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 43210      | HEX | FUNCTION                                                                                                                                                                                                                                                                                       |
| 00111      | 07  | The high order byte contained in the stack register is placed on the data bus.                                                                                                                                                                                                                 |
| 01000      | 08  | The content of the program counter is copied into the stack<br>register. The CPU clears the data bus to the all-zero<br>state, and the data bus content is then loaded into the<br>program counter, in two bytes, thus cleaning the counter.                                                   |
| 01001      | 09  | The low order byte contained in data counter DC is placed on the data bus.                                                                                                                                                                                                                     |
| 01010      | 0A  | The 8-bit value on the data bus is added, as a signed binary number, to the content of data counter DC.                                                                                                                                                                                        |
| 01011      | OB  | The low order byte contained in the stack register is placed on the data bus.                                                                                                                                                                                                                  |
| 01100      | 0C  | The content of the memory location at the address contained<br>in the program counter is placed on the data bus, and is<br>then transferred as the low order byte into the program<br>counter.                                                                                                 |
| 01101      | OD  | The content of the program counter, incremented by one, is<br>stored in the stack register. The program counter is<br>unaltered.                                                                                                                                                               |
| 01110      | OE  | The content of the memory location at the address contained<br>in the program counter is placed on the data bus, and is<br>then transferred as the low order byte into data counter DC.                                                                                                        |
| 01111      | OF  | The interrupting device with the highest priority places the<br>low order byte of the interrupt vector onto the data bus.<br>The content of the program counter is transferred to the<br>stack register, and the data bus content is loaded into the<br>low order byte of the program counter. |
| 10000      | 10  | Inhibit any modification to the interrupt priority logic.                                                                                                                                                                                                                                      |

| ROMC LINES |     |                                                                                                                                                                                                                                                                                                                                                     |
|------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 43210      | HEX | FUNCTION                                                                                                                                                                                                                                                                                                                                            |
| 10001      | 11  | The content of the memory location at the address contained in<br>the program counter is placed on the data bus. The data bus<br>content is then loaded as the high order byte into data counter<br>DC.                                                                                                                                             |
| 10010      | 12  | The content of the program counter is loaded into the stack<br>register. The content of the data bus is then loaded into the<br>low order byte of the program counter.                                                                                                                                                                              |
| 10011      | 13  | The interrupting device with the highest priority places the<br>high order byte of the interrupt vector onto the data bus, and<br>then loads the data bus content as the high order byte into the<br>program counter. The interrupt circuitry of the interrupting<br>device is reset so that the CPU can respond to a further<br>interrupt request. |
| 10100      | 14  | The content of the data bus is loaded as the high order byte into the program counter.                                                                                                                                                                                                                                                              |
| 10101      | 15  | The content of the data bus is loaded as the high order byte into the stack register.                                                                                                                                                                                                                                                               |
| 10110      | 16  | The content of the data bus is loaded as the high order byte into data counter DC.                                                                                                                                                                                                                                                                  |
| 10111      | 17  | The content of the data bus is loaded as the low order byte into the program counter.                                                                                                                                                                                                                                                               |
| 11000      |     | The content of the data bus is loaded as the low order byte into the stack register.                                                                                                                                                                                                                                                                |
| 11001      | 19  | The content of the data bus is loaded as the low order byte into data counter DC.                                                                                                                                                                                                                                                                   |
| 11010      | 1   | During the prior cycle an I/O port or interrupt control register<br>was addressed. The data bus content is loaded into the<br>addressed port or register.                                                                                                                                                                                           |

RA 1792

6-5

# Table 1: ROMC States (Cont'd)

| ROMC LINES |     |                                                                                                                                                                                                                              |
|------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 43210      | HEX | FUNCTION                                                                                                                                                                                                                     |
| 11011      | 1B  | During the prior cycle, the data bus specified the address of an I/O port. The content of the addressed I/O port is placed on the data bus. (Note that the timer and interrupt control registers cannot be read by the CPU.) |
| 11100      | 1C  | None (No-op)                                                                                                                                                                                                                 |
| 11101      | 1D  | The content of data counter DC is loaded into data counter DC1,<br>and the content of data counter DC1 is loaded into data counter<br>DC.                                                                                    |
| 11110      | 1E  | The low order byte of the program counter is placed on the data bus.                                                                                                                                                         |
| 1 1 1 1 1  | 1F  | The high order byte of the program counter is placed on the data bus.                                                                                                                                                        |

## Power-On Reset

16. When the CPU external reset line (U2 pin 37) is taken to 0 V and then returned to +5 V, power-on detection circuitry within the CPU sets the program counter (SMI device) to zero and inhibits interrupt acknowledgement by clearing the ICB bit in the status register to zero. Since the first instruction of the operating program is stored at memory location 0000, program execution is automatically started (or restarted) when the MA 1792 is switched on. If the +5 V supply subsequently falls below a pre-determined level, the CPU external reset line is held at 0 V and this holds the CPU in an idle state (the power up/down reset circuit is described in para.31).

## Input/Output Ports

17. The CPU has two high-speed 8-bit I/O ports designated port 0 and port 1. In this application, these two I/O ports are used only by the SCORE interface board.

RA 1792

#### Clock Circuits

18. The clock generator within the CPU may be operated in the crystal mode (2 MHz crystal connected between pins 38 and 39 of U2) or in the RC mode (simple resistor/capacitor network). In this application the crystal mode is used and the RC connection (U2 pin 40) is taken to 0 V. The clock circuits generate all the timing signals required by the microcomputer. The two primary timing signals, 0 and WRITE, are used for instruction execution sequence timing. The falling edge of the WRITE signal denotes the beginning of a new machine cycle, while 0 is used to time the length of individual machine cycles (either 4 or 6 0 periods long).

#### STATIC MEMORY INTERFACE

19. The 3853 static memory interface device provides the necessary address lines and control signals to interface with up to 64k bytes of external static memory (in this application 8k of ROM and 2k bytes of RAM). The device also contains the program counter, stack register and two data counters which are used by the CPU, and a programmable timer. The block diagram of the device is shown, together with the 3850 CPU, in fig. 6(1).

#### Address Bus AO - A15

20. These lines are used to address the external ROM and RAM devices. Lines A0 to A11 are used to address the 4 k ROM devices U8, U9, lines A0 to A10 are used to address RAM (U11), whilst lines A12 and A13 are used for address decoding purposes. The remaining address lines (A14, A15) are not used in this application.

Data Bus DBO - DB7

21. This 8-bit bus provides bi-directional communication between the static memory interface device and the CPU.

## Memory Control

22. This provides three output signals, CPU READ, REGDR and /RAM WRITE. CPU READ is set to a '1' for a ROM read cycle; in this application it is inverted by U5f to enable the ROM address decoder U7A (para.36). REGDR (register drive) is not used in the RA 1792 and no connection is made to this pin (this output is not shown in fig. 6.1. /RAM WRITE is used to control the RAM read/write line, and is set to a '0' for a write cycle, to a '1' for a read cycle.

#### Program Counter

23. This is a 16-bit register which is used to hold the memory address from which the next object program code must be fetched.

#### Stack Register

24. The 16-bit stack register is used as a buffer for the program counter. The content of the stack register is never used directly to address memory.

RA 1792 FD132 6-7

#### Data Counters

25. Data counter DC is used to address memory locations which contain individual data bytes or bytes within data tables to be used as operands. Data counter DC1 is an auxiliary data counter, which can be used to save the content of DC by using the command 'exchange data counters'. This instruction puts the contents of DC into DC1 and the contents of DC1 into DC.

## Control Logic

26. The five ROMC lines are used by the CPU to convey commands to the 3853 static memory interface device, as listed in table 1.

#### Programmable Timer

27. The 3851 static memory interface contains a programmable timer which is used in conjunction with interrupt logic to generate real-time intervals. The timer consists of a polynomial shift register which is made to count down to zero from a programmed starting number. When a count of zero is reached (every 500 micro seconds), an interrupt request signal is produced at U4 pin 4. When the interrupt is serviced by the CPU, control is passed to a clock interrupt handler routine; this counts successive interrupts and, dependent on the number of interrupts counted, calls one of a number of subroutines to, for example, service the front panel shaft encoder, service the front panel push buttons, or update the front panel displays.

# Interrupt Control

- 28. The 3853 SMI device may originate an interrupt request signal either internally from the programmable timer (para. 27) or following the arrival of a 0 V signal at the /EXT INT pin. In this application, however, the /EXT INT pin (U4 pin 7) is permanently connected to the +5 V rail. The logic '0' interrupt request signal is only produced at U4 pin 4 when a '0' is also present at the /PRI IN pin (U4 pin 5). If a '1' is present at this pin, denoting that an interrupt is currently being serviced by the CPU, then an interrupt request is latched until such time as the level at the /PRI IN pin reverts to 0 V.
- 29. The interrupt vector address is programmed into the 3853 SMI device during the software initialisation routine following switch-on. When the interrupt request is serviced, this address is loaded into the program counter and program execution continues from that address.

Timing

30. All timing within the 3853 static memory interface device is controlled by the 0 and WRITE signals produced by the 3850 CPU. Each machine cycle will contain either 4 0 clock periods (short cycle) or to 6 0 clock periods (long cycle).

#### Power Up/Down Reset

á,

- In this circuit, U16a is connected as a comparator which, once its 31. operating point is reached behaves as a shmitt trigger. The unregulated +5 V supply input (approximatley 10 V) at J1 pins 15 and 16 comes from the power supply module and is taken from the line which supplies the +5 V regulator. When the receiver is switched on, the unregulated +5 V supply begins to rise exponentially from O V. Whilst this rising voltage is below the threshold set by the voltage reference device U14, the output of Ul6a goes high. Once the level of the rising unregulated +5 V supply exceeds the threshold of U14, U16a output goes low. R8 provides positive feedback for the Schmitt action and Q1 inverts the output of U16a before applying it to pin 37 of the CPU. Thus the Reset line is held low for a short time at switch-on, and is released after the +5 V line has been established. After CPU reset, program execution commences at memory location 0000. The reset output signal from U16a is also applied to the RAM Chip Enable circuit (para. 33) and to the front panel memory board (chapter 10), via J1 pin 13. The reset output is also taken to pin 2 of J2 which mates with the SCORE interface board, but is not used on this board.
- 32. If the level of the +5 V unregulated supply subsequently falls below the threshold set by U16a, then U16a output rises rapidly, and, via Q1, the CPU is reset and held in the idle condition before the regulated +5 V is degraded.

#### RAM Enables CE

- 33. To enable the RAM device U11 a 'O' must be applied to the CE input. A 'O' is produced at the CE input by decoder U7b and Q4 when the correct address is present on the address bus. Q4 is driven by Q3 both of which are turned on only after the +5V supply has been established and U16a output is low, the reset period being over.
- 34. As stated in para. 32, the O V reset signal is produced if the level of the +5 V unregulated supply falls below the threshold set by Ul6a (due to a supply failure or when the unit is switched off). When this occurs, the CPU is reset at the end of the current instruction, and the RAM CE enable signal is maintained for the duration of this last cycle due to the charge on C10 being discharged by R15 and R16 sufficiently slowly maintaining Q4 in conduction to allow this. The RAM device then enters the dataretention mode and the Vdd supply (from the battery back-up circuit) is allowed to fall to approximately 2.6 V.

#### Battery Back-up Circuit

35. The normal Vdd supply for the RAM devices is provided by Q2. This transistor conducts when power is applied to the unit; CR4 clamps the base of Q2 at approximately +5.6 V and Cll rapidly charges to the resulting +5 V RAM Vdd supply available on Q2 emitter. When power is connected the battery, B1, is charged via R17 and when power is disconnected, Cll slowly discharges into the RAM Vdd terminals, and the battery. When Cll is sufficiently discharged, current flows from B1 via R17 to maintain the RAM device in the data-retention mode. (Approximately 2.6 V at less than 40 microamps for the RAM device).

#### MEMORY ADDRESS DECODING

- 36. The address decoder comprises a dual 2-line to 4-line decoder U7A, U7B, and inverting buffer U5F. For a ROM read operation, the CPU READ output from U4 is set to a '1'. This is inverted by U5F to enable U7A (table 2) and the levels present on the All and Al2 address bus lines are decoded to enable one of the ROM devices U8 or U9 (table 3). For addresses in the range 0000 to 17FF, tables 2 and 3 show that the Y2 output of U7A is set to a '1', and this is used to output-disable the two RAM devices, U11 and U12.
- 37. The 256 bytes of RAM respond to addresses in the range 1800 to 18FF. Thus with both the All and Al2 address bus lines at '1' (table 3), the resulting '0' at the Y2 output from U7A removes the output-disable condition from U11 and U12, the '0' at the Y2 output of U7B enables the two RAM devices, and a RAM read or write operation is performed dependent on the state of the RAM write output at U4 pin 6 ('0' for write, '1' for read).

| Table 2: | 2-Line 1 | to 4-Line | Decoder | Truth | Table |
|----------|----------|-----------|---------|-------|-------|
|          |          |           |         |       |       |

|   | INP | JTS |           | (  | OUTPU"    | rs |
|---|-----|-----|-----------|----|-----------|----|
|   |     |     |           |    |           |    |
| Ē | В   | Α   | <u>¥3</u> | Y2 | <u>Y1</u> | YO |
| 1 | х   | x   | 1         | 1  | 1         | 1  |
| 0 | 0   | 0   | 1         | 1  | 1         | 0  |
| 0 | 0   | 1   | 1         | 1  | 0         | 1  |
| 0 | 1   | 0   | 1         | 0  | 1         | 1  |
| 0 | 1   | 1   | 0         | 1  | 1         | 1  |

x denotes either 0 or 1

#### INPUT/OUTPUT INTERFACE

38. Communication between the microcomputer and the front panel memory board is made via the I/O control bus (J1 pins 26 and 28 to 34) and the I/O data bus (J1 pins 1 to 8), together with I/O read and write strobe (WSTB) timing signals (J1 pins 27 and 25). The I/O control bus, the I/O read and the WSTB timing signals are also used on the SCORE interface board, together with the processor bus and the ROMC control bus.

#### ROMC Decoder

39. Table 1 shows that the ROMC states applicable to input/output operations are hexadecimal 1A and 1B. When either of these two states is present, the inputs to NAND gate U1A are all at '1' resulting in '0' at the output, and both inputs to NOR gate U3A are thus at '0', resulting in a '1' at the output.

| ADDRESS BUS  |     |     |     | U7a |     |   |           |    | U7b      |    |     |   | ADDRESSED |           |                            |
|--------------|-----|-----|-----|-----|-----|---|-----------|----|----------|----|-----|---|-----------|-----------|----------------------------|
| HEX          | A15 | A14 | A13 | A12 | ĒB  | A | <u>73</u> | Y2 | <u> </u> | YO | ĒB  | A | <u>73</u> | <u>72</u> | MEMORY                     |
| 0000<br>0FFF | 0   | 0   | 0   | 0   | 0 0 | 0 | 1         | 1  | 1        | 0  | 0 0 | 0 | 1         | 1         | ROM U8 READ                |
| 1000<br>1FFF | 0   | 0   | 0   | 1   | 0 0 | 1 | 1         | 1  | 0        | 1  | 01  | 0 | 1         | 1         | ROM U9 READ                |
| 2000<br>2FFF | 0   | 0   | 1   | 0   | 0 1 | 0 | 1         | 0  | 1        | 1  | 0 0 | 1 | 1         | 0         | RAM U11 READ OR WRITE      |
| 3000<br>3FFF | 0   | 0   | 1   | 1   | 0 1 | 1 | 0         | 1  | 1        | 1  | 01  | 1 | 0         | 1         | U13a READ TEST<br>SWITCHES |

### Table 3: Memory Address Decoding

RA 1792 FD132

6-11

I/O Read Operation

- 40. For an I/O read operation, the ROMC lines are set to the 1B state. This state specifies (table 1) that during the previous cycle, the required I/O address was present on the processor data bus. Since for the duration of this previous cycle, the ROMC lines were not in the 1A or 1B state, the output from U3A was at 'O', and the required I/O address was clocked into the octal D-type latch U6 by the WRITE clock signal from U2 (applied via inverter U5A and NOR gate U3B).
- 41. With a 1B state present on the ROMC lines, the output from U3A changes to logic '1'. This is routed to:
  - (1) The output enable input of the octal latch U6 via inverter U5C, and the I/O address is latched at the Q outputs.
  - (2) One input of NOR gate U3D via inverter U5C, but since the remaining input is fed from the ROMCO line (which is set to a '1' for the 1B state), the output of U3D is forced to a '1'. This is applied to the direction (DIR) input of the octal bus transceiver U1O to set it to the direction B to A.
  - (3) One input of NOR gate U3C via inverter U5C. Provided the Q7 output from U6 is not at logic '1' i.e. the I/O address is numerically less than hexadecimal 80, then the output of U3C is set to a '1'. This is inverted by U5D and the octal bus transceiver U1O is enabled.
  - (4) One input of NAND gate U1B where it is combined with the '1' at the ROMCO line to produce a 3 microsecond negative-going I/O read pulse.
- 42. The data content of the I/O port (on the front panel memory board) at the address present on the I/O control bus is then placed on the I/O data bus and is routed to the CPU via the octal bus transceiver U1O and the processor data bus.
- 43. If bit 7 of the I/O address from U6 is at a '1', signifying an I/O address of hexadecimal 80 or above, the enable signal (G) for the octal bus transceiver U1O is not produced ('1' at the Q7 output of U6), and data is taken from the SCORE interface board via the processor data bus (I/O port address 88).

#### I/O Write Operation

- 44. For an I/O write operation, the ROMC lines are set to the 1A state. This state specifies (table 1) that during the previous cycle, the required I/O address was present on the processor data bus. As for the I/O read operation, this address was clocked into U6 during the previous cycle by the CPU WRITE clock signal, applied via U5A and U3B ('O' at U3A output).
- 45. With a 1A state present on the ROMC lines, the output from U3A changes to a '1' and this is routed to:
  - (1) The output enable input of octal latch U6 via inverter U5C, and the I/O address is latched at the Q outputs.

RA 1792

- (2) One input of NOR gate U3D via inverter U5C, and since the ROMCO line is at logic '0', a '1' is applied to the direction (DIR) input of the octal bus transceiver U1O to set it to the direction A to B.
- (3) One input of NOR gate U3C via inverter U5C. Provided the Q7 output from U6 is not at logic '1' i.e. the I/O address is numerically less than hexadecimal 80, then the output of U3C is set to a '1'. This is inverted by U5D and the octal bus transceiver is enabled.
- (4) One input of NAND gate U1C, where it is combined with the '0' at the ROMCO line inverted by U5E and the next positive-going excursion of the WRITE clock signal to produce a 500 nanosecond negative-going write strobe (WSTB) signal.
- 46. The data present on the CPU data bus is then loaded into the addressed port (on the front panel memory board) via U10 and the I/O data bus. As the I/O write operation using the I/O control bus is confined to the front panel memory board, the situation where bit 7 of the I/O address bus is at a '1' does not arise, and the write strobe is not used on the SCORE interface board.

BITE

47. SA contains 4 independent switches which may select a '0' (closed) or a '1' (open and pulled-up by a resistor in U17). The resultant code is applied to U13a and is made available to the data bus when U13a pin 1, is selected by the address bus via U7a. This arrangement is used during BITE Signature Analysis Tests. U13 is read once in each Software-Background Loop, approximately every 30 ms, to check for changes in SA. U15, U13b, CR1 and CR2 provide status indication of the code set on SA. U15 is a quad latch of which two sections are used, Q0 and Q1, to drive the 2 LEDs CR1 and CR2 via buffer U13b. CR1 and CR2 may be addressed independently under control of the system software, and may be on, off or flashing. Table 4 shows the positions of SA, plus the corresponding states of LEDs CR1 and CR2, and which routine is running. Returning to Normal receiver operation from any BITE mode leaves the receiver in BITE continuous update mode. Normal receiver operation can be obtained by pressing RCL on the front panel.

| 1234CR1CR211111ononNormal Receiver Oper                                                                                                                                                                     | SA  | INE RUNNING                                 |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------------------------------------------|
|                                                                                                                                                                                                             | 12  |                                             |
| 10111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111 | 0 0 | ture Analysis<br>ise<br>ests (Not Signature |

#### ROM DEVICES

48. The two ROM devices fitted to the microcomputer board are 4096by 8-bit organised (4 K) and are usually of the ultra-violet (UV) erasable type. This type of device may be identified from all other types in that a transparent window is set into the top surface. Where UV type devices are in use they must at all times be protected from direct light. Should it be necessary to remove the microcomputer board from the unit for a prolonged period of time, non-transparent covers should be fitted over the UV erasable devices (a self adhesive label is fitted to the top face of each device at the factory, for identification purposes).

#### ROM Replacement Instructions

49. Ensure that all ROM devices fitted to a particular board have the same program number, last suffix letter and program issue number. When ordering a replacement ROM device, quote the RA 1792 serial number and the full information printed on the label attached to the faulty device. The label information takes the following form:

Pnnnnn/2/A Iss.1 dddd.

where: (1) Pnnnnn is the software reference number

(2) The first suffix number is the programmed device (PD) number (PD2 in this example), where

PD1 is located at U8 (0000-OFFF) PD2 is located at U9 )1000-1FFF)

- (3) The second suffix (A in this example) defines the type of ROM device.
- (4) Iss. denotes the program issue number (1 in this example).
- (5) dddd is the date code.

| MICROCOMPUTER | (ST | 82912) |  |
|---------------|-----|--------|--|
|               |     |        |  |

| Resist<br>R1<br>R2<br>R3<br>R4<br>R5<br>R6<br>R7<br>R8<br>R9<br>R10 | 10 k<br>330<br>330<br>2k2<br>10 k<br>1k8<br>4k7<br>82 k<br>47 k | Metal Oxide<br>Metal Oxide<br>Metal Oxide<br>Metal Oxide<br>Metal Oxide<br>Metal Oxide<br>Metal Oxide<br>Metal Oxide<br>Metal Oxide<br>Metal Oxide<br>Not Used | W<br>1414<br>1414<br>1414<br>1414<br>1414<br>1414<br>1414 | 2<br>2<br>2<br>2<br>2<br>2<br>2 | 914042<br>915690<br>915690<br>916546<br>914042           |
|---------------------------------------------------------------------|-----------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|---------------------------------|----------------------------------------------------------|
| R2<br>R3<br>R4<br>R5<br>R6<br>R7<br>R8<br>R9<br>R10                 | 330<br>330<br>2k2<br>10 k<br>1k8<br>4k7<br>82 k<br>47 k         | Metal Oxide<br>Metal Oxide<br>Metal Oxide<br>Metal Oxide<br>Metal Oxide<br>Metal Oxide<br>Metal Oxide<br>Metal Oxide                                           |                                                           |                                 | 915690<br>915690<br>916546<br>914042                     |
| R7<br>R8<br>R9<br>R10                                               | 4k7<br>82 k<br>47 k                                             | Metal Oxide<br>Metal Oxide<br>Metal Oxide                                                                                                                      |                                                           | 2                               | 011140                                                   |
|                                                                     | 10 1                                                            |                                                                                                                                                                | 14                                                        | 2<br>2<br>2<br>2                | 911148<br>913490<br>915189<br>913496                     |
| R11<br>R12<br>R13<br>R14<br>R15                                     | 10 k<br>10 k<br>10 k<br>47<br>4k7                               | Metal Oxide<br>Metal Oxide<br>Metal Oxide<br>Metal Oxide<br>Metal Oxide                                                                                        | 4<br>14<br>14<br>14<br>14                                 | 2<br>2<br>2<br>2<br>2           | 914042<br>914042<br>914042<br>917063<br>913490           |
| R16<br>R17                                                          | 100 k<br>1.2 k                                                  | Metal Oxide<br>Metal Oxide                                                                                                                                     | 14<br>14                                                  | 2<br>2                          | 915190<br>911179                                         |
| <u>Capaci</u>                                                       | tors<br>μF                                                      |                                                                                                                                                                | V                                                         |                                 |                                                          |
| C1<br>C2<br>C3<br>C4<br>C5                                          | 15 p<br>15 p<br>1.0<br>100 n<br>100 n                           | Ceramic<br>Ceramic<br>Ceramic<br>Ceramic<br>Ceramic                                                                                                            | 500<br>500<br>50<br>50<br>50<br>50                        | 5<br>5<br>20<br>20<br>20        | 938522<br>938522<br>938401<br>938406<br>938406<br>938406 |
| C6<br>C7<br>C8<br>C9<br>C10                                         | 100 n<br>100 n<br>100 n<br>100 n<br>1 n                         | Ceramic<br>Ceramic<br>Ceramic<br>Ceramic<br>Ceramic                                                                                                            | 50<br>50<br>50<br>50<br>50                                | 20<br>20<br>20<br>20<br>20      | 938406<br>938406<br>938406<br>938406<br>938408           |
| C11<br>C12<br>C13<br>C14<br>C15                                     | 6.8<br>100 n<br>10 n<br>10 n<br>10 n                            | Tantalum<br>Ceramic<br>Ceramic<br>Ceramic<br>Ceramic                                                                                                           | 35<br>50<br>50<br>50<br>50                                | 20<br>20<br>20<br>20<br>20      | 938030<br>938406<br>938053<br>938053<br>938053<br>938053 |
| C16<br>C17                                                          | 100n<br>10                                                      | Ceramic<br>Tantalum                                                                                                                                            | 50<br>16                                                  | 20<br>20                        | 938406<br>923569                                         |
| Diodes                                                              | -                                                               |                                                                                                                                                                |                                                           |                                 |                                                          |
| CR1<br>CR2<br>CR3<br>CR4                                            | LED<br>LED                                                      | MV5074B<br>MV5074B<br>Not Used<br>Silicon 1N 4140                                                                                                              |                                                           |                                 | 931291<br>931291                                         |
| RA 179                                                              | 2                                                               | Silicon 1N 4149                                                                                                                                                |                                                           |                                 | 914898<br>Chapter 6                                      |

| Cct.<br>Ref.                    | Value      | Description                                                                                                                    | Rat      | To1<br>% | Racal Part<br>Number                           |
|---------------------------------|------------|--------------------------------------------------------------------------------------------------------------------------------|----------|----------|------------------------------------------------|
| Trans                           | istors     |                                                                                                                                |          |          |                                                |
| Q1<br>Q2<br>Q3                  |            | Silicon NPN 2N 2222A<br>Silicon NPN BC109<br>Silicon PNP BFX48                                                                 |          |          | 923217<br>914900<br>915231                     |
| Connec                          | ctors      |                                                                                                                                |          |          |                                                |
| J1<br>J2                        |            | Plug, 34-way<br>Plug, 2 x 25-way                                                                                               |          |          | 938524<br>943282                               |
| Integ                           | rated Circ | uits                                                                                                                           |          |          |                                                |
| U1<br>U2<br>U3<br>U4<br>U5      |            | 74LS10 Triple 3-Input NAN<br>3850 CPU<br>74LS02 Quad 2-Input NOR g<br>3853 SMI<br>74LS04 Hex Inverter                          | -        |          | 938530<br>938526<br>938531<br>938527<br>938532 |
| U6<br>U7<br>U8<br>U9<br>U10     |            | 74LS374 Octal Latch<br>74LS139 Dual 1-of-4 decod<br>2532 4k x 8 ROM<br>2532 4k x 8 ROM<br>74LS245 Octal Transceiver            |          |          | 938533<br>938528<br>939343<br>939343<br>938529 |
| U11<br>U12<br>U13<br>U14<br>U15 |            | 445L 1024 x 4 Static RAM<br>445L 1024 x 4 Static RAM<br>14503 Hex Buffer<br>ZN423 Precision Voltage F<br>4076 Quad C-MOS Latch | Refernce |          | 938038<br>938038<br>931004<br>939905<br>931000 |
| U16<br>U17                      |            | LM393 Dual Comparator<br>22k S.I.L. Resistor Pack                                                                              |          |          | 939906<br>934360                               |

# <u>Miscellaneous</u>

| Crystal, 2 MHz        | A07621               |
|-----------------------|----------------------|
| Battery, NI-CAD 2.4 V | 941649               |
| 24 pin DIL IC socket  | 938534               |
| 40 pin DIL IC socket  | 938646               |
|                       | 24 pin DIL IC socket |



